JPH0158860B2 - - Google Patents
Info
- Publication number
- JPH0158860B2 JPH0158860B2 JP58153511A JP15351183A JPH0158860B2 JP H0158860 B2 JPH0158860 B2 JP H0158860B2 JP 58153511 A JP58153511 A JP 58153511A JP 15351183 A JP15351183 A JP 15351183A JP H0158860 B2 JPH0158860 B2 JP H0158860B2
- Authority
- JP
- Japan
- Prior art keywords
- layer
- copper foil
- plating layer
- thickness
- nickel plating
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
Landscapes
- Parts Printed On Printed Circuit Boards (AREA)
- Wire Bonding (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58153511A JPS6045089A (ja) | 1983-08-22 | 1983-08-22 | 回路配線用基板 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58153511A JPS6045089A (ja) | 1983-08-22 | 1983-08-22 | 回路配線用基板 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6045089A JPS6045089A (ja) | 1985-03-11 |
JPH0158860B2 true JPH0158860B2 (en]) | 1989-12-13 |
Family
ID=15564137
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP58153511A Granted JPS6045089A (ja) | 1983-08-22 | 1983-08-22 | 回路配線用基板 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6045089A (en]) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2518655B2 (ja) * | 1987-08-25 | 1996-07-24 | 株式会社 ムトウ | 物品の仕分方法 |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55150292A (en) * | 1979-05-11 | 1980-11-22 | Fujitsu Ltd | Method of fabricating printed circuit board |
JPS5852836A (ja) * | 1981-09-24 | 1983-03-29 | Fuji Electric Co Ltd | 複合集積回路 |
JPS5815905A (ja) * | 1982-06-15 | 1983-01-29 | Ichimaru Fuarukosu Kk | 可溶化シルクペプチド含有皮膚化粧料 |
-
1983
- 1983-08-22 JP JP58153511A patent/JPS6045089A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS6045089A (ja) | 1985-03-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4997517A (en) | Multi-metal layer interconnect tape for tape automated bonding | |
US5173844A (en) | Integrated circuit device having a metal substrate | |
US8110245B2 (en) | Semiconductor device, mounting substrate and method of manufacturing mounting substrate, circuit board, and electronic instrument | |
US6159586A (en) | Multilayer wiring substrate and method for producing the same | |
JPH0158860B2 (en]) | ||
JPH02164096A (ja) | 多層電子回路基板とその製造方法 | |
JPS59215753A (ja) | 回路部品の封止方法 | |
JPH05327156A (ja) | プリント回路基板 | |
JPH0464199B2 (en]) | ||
JP4396862B2 (ja) | 半導体装置、回路基板および電子機器 | |
JP4396863B2 (ja) | 半導体装置、実装基板及びその製造方法、回路基板並びに電子機器 | |
JP4400755B2 (ja) | 半導体装置、実装基板及びその製造方法、回路基板並びに電子機器 | |
JPH08274123A (ja) | 混成集積回路基板用導体の製造方法 | |
JPH024143B2 (en]) | ||
JP2000294905A (ja) | パッケージ用配線板の製造方法 | |
JP2000299550A (ja) | 配線基板及びその製造方法 | |
JPS63296346A (ja) | 半導体装置用フィルムキャリア | |
JPH01128493A (ja) | 多層配線基板の製造方法 | |
JPH05183258A (ja) | プリント配線板及びその製造方法 | |
JPH0669659A (ja) | 多層回路基板 | |
JPH11284343A (ja) | 多層プリント配線板及びその製造方法 | |
JPH08102507A (ja) | プラスチック ボール グリッド アレイ | |
JPH0417345A (ja) | 両面導電層フィルムキャリアテープの製造方法 | |
JP2002118217A (ja) | 半導体装置およびその製造方法 | |
JPS62204589A (ja) | プリント配線板 |